State of I2C question

Hardware questions and issues with the FV-1

Moderator: frank

Post Reply
Peter Snowberg
Posts: 2
Joined: Wed Nov 01, 2006 11:35 pm
Location: Sausalito, California
Contact:

State of I2C question

Post by Peter Snowberg »

I have a question about the state of the I2C pins during normal operation. I don't have the eval board (yet) and I don't see schematics for it on the Spin site, but what I'm designing is functionally similar.

I presume that any change of the S0-S2 pins when T0 is high causes the FV-1 to start downloading the selected program into internal RAM and after that the E2PROM is sitting idle. Can I reprogram the E2PROM without interference while it is still connected to the FV-1 when the FV-1 is running from internal memory?

Also, the datasheet is very clear that T1 must be grounded for normal operation, but can anybody comment about the actual function of the T1 input?

Thanks for a very cool chip! 8)

-Peter Snowberg
frank
Posts: 1244
Joined: Wed Oct 19, 2005 12:26 pm
Contact:

Post by frank »

Hi Peter,

The 2-wire interface pins on the FV-1 use internal pull-ups so as long as the FV-1 is not accessing the EEPROM you should be able to read/write the EEPROM.

T1 is strictly for production test. It is designed to only be activated while the device is in the production tester.
Frank Thomson
Experimental Noize
Peter Snowberg
Posts: 2
Joined: Wed Nov 01, 2006 11:35 pm
Location: Sausalito, California
Contact:

Thanks

Post by Peter Snowberg »

Thank you, Frank.

Many basic I2C hosts seem to use an open collector output for SDA while driving SCL all the time from a regular logic output. I just wanted to make sure that wasn't the case here.

-Peter
Post Reply